Gleixner: - Restructure the code needed for it and add a temporary initrd mapping on 32-bit so that the loader can access the microcode blobs. This in itself is a preparation for the next major improvement: - Do not load microcode on 32-bit before paging has been enabled. Handling this has caused an endless stream of headaches, issues, ugly code and unnecessary hacks in the past. And there really wasn't any sensible reason to do that in the first place. So switch the 32-bit loading to happen after paging has been enabled and turn the loader code "real purrty" again - Drop mixed microcode steppings loading on Intel - there, a single patch loaded on the whole system is sufficient - Rework late loading to track which CPUs have updated microcode successfully and which haven't, act accordingly - Move late microcode loading on Intel in NMI context in order to guarantee concurrent loading on all threads - Make the late loading CPU-hotplug-safe and have the offlined threads be woken up for the purpose of the update - Add support for a minimum revision which determines whether late microcode loading is safe on a machine and the microcode does not change software visible features which the machine cannot use anyway since feature detection has happened already. Roughly, the minimum revision is the smallest revision number which must be loaded currently on the system so that late updates can be allowed - Other nice leanups, fixess, etc all over the place -----BEGIN PGP SIGNATURE----- iQIzBAABCgAdFiEEzv7L6UO9uDPlPSfHEsHwGGHeVUoFAmVE0xkACgkQEsHwGGHe VUrCuBAAhOqqwkYPiGXPWd2hvdn1zGtD5fvEdXn3Orzd+Lwc6YaQTsCxCjIO/0ws 8inpPFuOeGz4TZcplzipi3G5oatPVc7ORDuW+/BvQQQljZOsSKfhiaC29t6dvS6z UG3sbCXKVwlJ5Kwv3Qe4eWur4Ex6GeFDZkIvBCmbaAdGPFlfu1i2uO1yBooNP1Rs GiUkp+dP1/KREWwR/dOIsHYL2QjWIWfHQEWit/9Bj46rxE9ERx/TWt3AeKPfKriO Wp0JKp6QY78jg6a0a2/JVmbT1BKz69Z9aPp6hl4P2MfbBYOnqijRhdezFW0NyqV2 pn6nsuiLIiXbnSOEw0+Wdnw5Q0qhICs5B5eaBfQrwgfZ8pxPHv2Ir777GvUTV01E Dv0ZpYsHa+mHe17nlK8V3+4eajt0PetExcXAYNiIE+pCb7pLjjKkl8e+lcEvEsO0 QSL3zG5i5RWUMPYUvaFRgepWy3k/GPIoDQjRcUD3P+1T0GmnogNN10MMNhmOzfWU pyafe4tJUOVsq0HJ7V/bxIHk2p+Q+5JLKh5xBm9janE4BpabmSQnvFWNblVfK4ig M9ohjI/yMtgXROC4xkNXgi8wE5jfDKBghT6FjTqKWSV45vknF1mNEjvuaY+aRZ3H MB4P3HCj+PKWJimWHRYnDshcytkgcgVcYDiim8va/4UDrw8O2ks= =JOZu -----END PGP SIGNATURE----- Merge tag 'x86_microcode_for_v6.7_rc1' of git://git.kernel.org/pub/scm/linux/kernel/git/tip/tip Pull x86 microcode loading updates from Borislac Petkov: "Major microcode loader restructuring, cleanup and improvements by Thomas Gleixner: - Restructure the code needed for it and add a temporary initrd mapping on 32-bit so that the loader can access the microcode blobs. This in itself is a preparation for the next major improvement: - Do not load microcode on 32-bit before paging has been enabled. Handling this has caused an endless stream of headaches, issues, ugly code and unnecessary hacks in the past. And there really wasn't any sensible reason to do that in the first place. So switch the 32-bit loading to happen after paging has been enabled and turn the loader code "real purrty" again - Drop mixed microcode steppings loading on Intel - there, a single patch loaded on the whole system is sufficient - Rework late loading to track which CPUs have updated microcode successfully and which haven't, act accordingly - Move late microcode loading on Intel in NMI context in order to guarantee concurrent loading on all threads - Make the late loading CPU-hotplug-safe and have the offlined threads be woken up for the purpose of the update - Add support for a minimum revision which determines whether late microcode loading is safe on a machine and the microcode does not change software visible features which the machine cannot use anyway since feature detection has happened already. Roughly, the minimum revision is the smallest revision number which must be loaded currently on the system so that late updates can be allowed - Other nice leanups, fixess, etc all over the place" * tag 'x86_microcode_for_v6.7_rc1' of git://git.kernel.org/pub/scm/linux/kernel/git/tip/tip: (40 commits) x86/microcode/intel: Add a minimum required revision for late loading x86/microcode: Prepare for minimal revision check x86/microcode: Handle "offline" CPUs correctly x86/apic: Provide apic_force_nmi_on_cpu() x86/microcode: Protect against instrumentation x86/microcode: Rendezvous and load in NMI x86/microcode: Replace the all-in-one rendevous handler x86/microcode: Provide new control functions x86/microcode: Add per CPU control field x86/microcode: Add per CPU result state x86/microcode: Sanitize __wait_for_cpus() x86/microcode: Clarify the late load logic x86/microcode: Handle "nosmt" correctly x86/microcode: Clean up mc_cpu_down_prep() x86/microcode: Get rid of the schedule work indirection x86/microcode: Mop up early loading leftovers x86/microcode/amd: Use cached microcode for AP load x86/microcode/amd: Cache builtin/initrd microcode early x86/microcode/amd: Cache builtin microcode too x86/microcode/amd: Use correct per CPU ucode_cpu_info ...
557 lines
14 KiB
C
557 lines
14 KiB
C
/* SPDX-License-Identifier: GPL-2.0-only */
|
|
#ifndef _ASM_X86_APIC_H
|
|
#define _ASM_X86_APIC_H
|
|
|
|
#include <linux/cpumask.h>
|
|
#include <linux/static_call.h>
|
|
|
|
#include <asm/alternative.h>
|
|
#include <asm/cpufeature.h>
|
|
#include <asm/apicdef.h>
|
|
#include <linux/atomic.h>
|
|
#include <asm/fixmap.h>
|
|
#include <asm/mpspec.h>
|
|
#include <asm/msr.h>
|
|
#include <asm/hardirq.h>
|
|
|
|
#define ARCH_APICTIMER_STOPS_ON_C3 1
|
|
|
|
/*
|
|
* Debugging macros
|
|
*/
|
|
#define APIC_QUIET 0
|
|
#define APIC_VERBOSE 1
|
|
#define APIC_DEBUG 2
|
|
|
|
/* Macros for apic_extnmi which controls external NMI masking */
|
|
#define APIC_EXTNMI_BSP 0 /* Default */
|
|
#define APIC_EXTNMI_ALL 1
|
|
#define APIC_EXTNMI_NONE 2
|
|
|
|
/*
|
|
* Define the default level of output to be very little
|
|
* This can be turned up by using apic=verbose for more
|
|
* information and apic=debug for _lots_ of information.
|
|
* apic_verbosity is defined in apic.c
|
|
*/
|
|
#define apic_printk(v, s, a...) do { \
|
|
if ((v) <= apic_verbosity) \
|
|
printk(s, ##a); \
|
|
} while (0)
|
|
|
|
|
|
#if defined(CONFIG_X86_LOCAL_APIC) && defined(CONFIG_X86_32)
|
|
extern void x86_32_probe_apic(void);
|
|
#else
|
|
static inline void x86_32_probe_apic(void) { }
|
|
#endif
|
|
|
|
#ifdef CONFIG_X86_LOCAL_APIC
|
|
|
|
extern int apic_verbosity;
|
|
extern int local_apic_timer_c2_ok;
|
|
|
|
extern bool apic_is_disabled;
|
|
extern unsigned int lapic_timer_period;
|
|
|
|
extern u32 cpuid_to_apicid[];
|
|
|
|
extern enum apic_intr_mode_id apic_intr_mode;
|
|
enum apic_intr_mode_id {
|
|
APIC_PIC,
|
|
APIC_VIRTUAL_WIRE,
|
|
APIC_VIRTUAL_WIRE_NO_CONFIG,
|
|
APIC_SYMMETRIC_IO,
|
|
APIC_SYMMETRIC_IO_NO_ROUTING
|
|
};
|
|
|
|
/*
|
|
* With 82489DX we can't rely on apic feature bit
|
|
* retrieved via cpuid but still have to deal with
|
|
* such an apic chip so we assume that SMP configuration
|
|
* is found from MP table (64bit case uses ACPI mostly
|
|
* which set smp presence flag as well so we are safe
|
|
* to use this helper too).
|
|
*/
|
|
static inline bool apic_from_smp_config(void)
|
|
{
|
|
return smp_found_config && !apic_is_disabled;
|
|
}
|
|
|
|
/*
|
|
* Basic functions accessing APICs.
|
|
*/
|
|
#ifdef CONFIG_PARAVIRT
|
|
#include <asm/paravirt.h>
|
|
#endif
|
|
|
|
static inline void native_apic_mem_write(u32 reg, u32 v)
|
|
{
|
|
volatile u32 *addr = (volatile u32 *)(APIC_BASE + reg);
|
|
|
|
alternative_io("movl %0, %P1", "xchgl %0, %P1", X86_BUG_11AP,
|
|
ASM_OUTPUT2("=r" (v), "=m" (*addr)),
|
|
ASM_OUTPUT2("0" (v), "m" (*addr)));
|
|
}
|
|
|
|
static inline u32 native_apic_mem_read(u32 reg)
|
|
{
|
|
return *((volatile u32 *)(APIC_BASE + reg));
|
|
}
|
|
|
|
static inline void native_apic_mem_eoi(void)
|
|
{
|
|
native_apic_mem_write(APIC_EOI, APIC_EOI_ACK);
|
|
}
|
|
|
|
extern void native_apic_icr_write(u32 low, u32 id);
|
|
extern u64 native_apic_icr_read(void);
|
|
|
|
static inline bool apic_is_x2apic_enabled(void)
|
|
{
|
|
u64 msr;
|
|
|
|
if (rdmsrl_safe(MSR_IA32_APICBASE, &msr))
|
|
return false;
|
|
return msr & X2APIC_ENABLE;
|
|
}
|
|
|
|
extern void enable_IR_x2apic(void);
|
|
|
|
extern int get_physical_broadcast(void);
|
|
|
|
extern int lapic_get_maxlvt(void);
|
|
extern void clear_local_APIC(void);
|
|
extern void disconnect_bsp_APIC(int virt_wire_setup);
|
|
extern void disable_local_APIC(void);
|
|
extern void apic_soft_disable(void);
|
|
extern void lapic_shutdown(void);
|
|
extern void sync_Arb_IDs(void);
|
|
extern void init_bsp_APIC(void);
|
|
extern void apic_intr_mode_select(void);
|
|
extern void apic_intr_mode_init(void);
|
|
extern void init_apic_mappings(void);
|
|
void register_lapic_address(unsigned long address);
|
|
extern void setup_boot_APIC_clock(void);
|
|
extern void setup_secondary_APIC_clock(void);
|
|
extern void lapic_update_tsc_freq(void);
|
|
|
|
#ifdef CONFIG_X86_64
|
|
static inline bool apic_force_enable(unsigned long addr)
|
|
{
|
|
return false;
|
|
}
|
|
#else
|
|
extern bool apic_force_enable(unsigned long addr);
|
|
#endif
|
|
|
|
extern void apic_ap_setup(void);
|
|
|
|
/*
|
|
* On 32bit this is mach-xxx local
|
|
*/
|
|
#ifdef CONFIG_X86_64
|
|
extern int apic_is_clustered_box(void);
|
|
#else
|
|
static inline int apic_is_clustered_box(void)
|
|
{
|
|
return 0;
|
|
}
|
|
#endif
|
|
|
|
extern int setup_APIC_eilvt(u8 lvt_off, u8 vector, u8 msg_type, u8 mask);
|
|
extern void lapic_assign_system_vectors(void);
|
|
extern void lapic_assign_legacy_vector(unsigned int isairq, bool replace);
|
|
extern void lapic_update_legacy_vectors(void);
|
|
extern void lapic_online(void);
|
|
extern void lapic_offline(void);
|
|
extern bool apic_needs_pit(void);
|
|
|
|
extern void apic_send_IPI_allbutself(unsigned int vector);
|
|
|
|
#else /* !CONFIG_X86_LOCAL_APIC */
|
|
static inline void lapic_shutdown(void) { }
|
|
#define local_apic_timer_c2_ok 1
|
|
static inline void init_apic_mappings(void) { }
|
|
static inline void disable_local_APIC(void) { }
|
|
# define setup_boot_APIC_clock x86_init_noop
|
|
# define setup_secondary_APIC_clock x86_init_noop
|
|
static inline void lapic_update_tsc_freq(void) { }
|
|
static inline void init_bsp_APIC(void) { }
|
|
static inline void apic_intr_mode_select(void) { }
|
|
static inline void apic_intr_mode_init(void) { }
|
|
static inline void lapic_assign_system_vectors(void) { }
|
|
static inline void lapic_assign_legacy_vector(unsigned int i, bool r) { }
|
|
static inline bool apic_needs_pit(void) { return true; }
|
|
#endif /* !CONFIG_X86_LOCAL_APIC */
|
|
|
|
#ifdef CONFIG_X86_X2APIC
|
|
static inline void native_apic_msr_write(u32 reg, u32 v)
|
|
{
|
|
if (reg == APIC_DFR || reg == APIC_ID || reg == APIC_LDR ||
|
|
reg == APIC_LVR)
|
|
return;
|
|
|
|
wrmsr(APIC_BASE_MSR + (reg >> 4), v, 0);
|
|
}
|
|
|
|
static inline void native_apic_msr_eoi(void)
|
|
{
|
|
__wrmsr(APIC_BASE_MSR + (APIC_EOI >> 4), APIC_EOI_ACK, 0);
|
|
}
|
|
|
|
static inline u32 native_apic_msr_read(u32 reg)
|
|
{
|
|
u64 msr;
|
|
|
|
if (reg == APIC_DFR)
|
|
return -1;
|
|
|
|
rdmsrl(APIC_BASE_MSR + (reg >> 4), msr);
|
|
return (u32)msr;
|
|
}
|
|
|
|
static inline void native_x2apic_icr_write(u32 low, u32 id)
|
|
{
|
|
wrmsrl(APIC_BASE_MSR + (APIC_ICR >> 4), ((__u64) id) << 32 | low);
|
|
}
|
|
|
|
static inline u64 native_x2apic_icr_read(void)
|
|
{
|
|
unsigned long val;
|
|
|
|
rdmsrl(APIC_BASE_MSR + (APIC_ICR >> 4), val);
|
|
return val;
|
|
}
|
|
|
|
extern int x2apic_mode;
|
|
extern int x2apic_phys;
|
|
extern void __init x2apic_set_max_apicid(u32 apicid);
|
|
extern void x2apic_setup(void);
|
|
static inline int x2apic_enabled(void)
|
|
{
|
|
return boot_cpu_has(X86_FEATURE_X2APIC) && apic_is_x2apic_enabled();
|
|
}
|
|
|
|
#define x2apic_supported() (boot_cpu_has(X86_FEATURE_X2APIC))
|
|
#else /* !CONFIG_X86_X2APIC */
|
|
static inline void x2apic_setup(void) { }
|
|
static inline int x2apic_enabled(void) { return 0; }
|
|
static inline u32 native_apic_msr_read(u32 reg) { BUG(); }
|
|
#define x2apic_mode (0)
|
|
#define x2apic_supported() (0)
|
|
#endif /* !CONFIG_X86_X2APIC */
|
|
extern void __init check_x2apic(void);
|
|
|
|
struct irq_data;
|
|
|
|
/*
|
|
* Copyright 2004 James Cleverdon, IBM.
|
|
*
|
|
* Generic APIC sub-arch data struct.
|
|
*
|
|
* Hacked for x86-64 by James Cleverdon from i386 architecture code by
|
|
* Martin Bligh, Andi Kleen, James Bottomley, John Stultz, and
|
|
* James Cleverdon.
|
|
*/
|
|
struct apic {
|
|
/* Hotpath functions first */
|
|
void (*eoi)(void);
|
|
void (*native_eoi)(void);
|
|
void (*write)(u32 reg, u32 v);
|
|
u32 (*read)(u32 reg);
|
|
|
|
/* IPI related functions */
|
|
void (*wait_icr_idle)(void);
|
|
u32 (*safe_wait_icr_idle)(void);
|
|
|
|
void (*send_IPI)(int cpu, int vector);
|
|
void (*send_IPI_mask)(const struct cpumask *mask, int vector);
|
|
void (*send_IPI_mask_allbutself)(const struct cpumask *msk, int vec);
|
|
void (*send_IPI_allbutself)(int vector);
|
|
void (*send_IPI_all)(int vector);
|
|
void (*send_IPI_self)(int vector);
|
|
|
|
enum apic_delivery_modes delivery_mode;
|
|
|
|
u32 disable_esr : 1,
|
|
dest_mode_logical : 1,
|
|
x2apic_set_max_apicid : 1,
|
|
nmi_to_offline_cpu : 1;
|
|
|
|
u32 (*calc_dest_apicid)(unsigned int cpu);
|
|
|
|
/* ICR related functions */
|
|
u64 (*icr_read)(void);
|
|
void (*icr_write)(u32 low, u32 high);
|
|
|
|
/* The limit of the APIC ID space. */
|
|
u32 max_apic_id;
|
|
|
|
/* Probe, setup and smpboot functions */
|
|
int (*probe)(void);
|
|
int (*acpi_madt_oem_check)(char *oem_id, char *oem_table_id);
|
|
bool (*apic_id_registered)(void);
|
|
|
|
bool (*check_apicid_used)(physid_mask_t *map, u32 apicid);
|
|
void (*init_apic_ldr)(void);
|
|
void (*ioapic_phys_id_map)(physid_mask_t *phys_map, physid_mask_t *retmap);
|
|
u32 (*cpu_present_to_apicid)(int mps_cpu);
|
|
u32 (*phys_pkg_id)(u32 cpuid_apic, int index_msb);
|
|
|
|
u32 (*get_apic_id)(u32 id);
|
|
u32 (*set_apic_id)(u32 apicid);
|
|
|
|
/* wakeup_secondary_cpu */
|
|
int (*wakeup_secondary_cpu)(u32 apicid, unsigned long start_eip);
|
|
/* wakeup secondary CPU using 64-bit wakeup point */
|
|
int (*wakeup_secondary_cpu_64)(u32 apicid, unsigned long start_eip);
|
|
|
|
char *name;
|
|
};
|
|
|
|
struct apic_override {
|
|
void (*eoi)(void);
|
|
void (*native_eoi)(void);
|
|
void (*write)(u32 reg, u32 v);
|
|
u32 (*read)(u32 reg);
|
|
void (*send_IPI)(int cpu, int vector);
|
|
void (*send_IPI_mask)(const struct cpumask *mask, int vector);
|
|
void (*send_IPI_mask_allbutself)(const struct cpumask *msk, int vec);
|
|
void (*send_IPI_allbutself)(int vector);
|
|
void (*send_IPI_all)(int vector);
|
|
void (*send_IPI_self)(int vector);
|
|
u64 (*icr_read)(void);
|
|
void (*icr_write)(u32 low, u32 high);
|
|
int (*wakeup_secondary_cpu)(u32 apicid, unsigned long start_eip);
|
|
int (*wakeup_secondary_cpu_64)(u32 apicid, unsigned long start_eip);
|
|
};
|
|
|
|
/*
|
|
* Pointer to the local APIC driver in use on this system (there's
|
|
* always just one such driver in use - the kernel decides via an
|
|
* early probing process which one it picks - and then sticks to it):
|
|
*/
|
|
extern struct apic *apic;
|
|
|
|
/*
|
|
* APIC drivers are probed based on how they are listed in the .apicdrivers
|
|
* section. So the order is important and enforced by the ordering
|
|
* of different apic driver files in the Makefile.
|
|
*
|
|
* For the files having two apic drivers, we use apic_drivers()
|
|
* to enforce the order with in them.
|
|
*/
|
|
#define apic_driver(sym) \
|
|
static const struct apic *__apicdrivers_##sym __used \
|
|
__aligned(sizeof(struct apic *)) \
|
|
__section(".apicdrivers") = { &sym }
|
|
|
|
#define apic_drivers(sym1, sym2) \
|
|
static struct apic *__apicdrivers_##sym1##sym2[2] __used \
|
|
__aligned(sizeof(struct apic *)) \
|
|
__section(".apicdrivers") = { &sym1, &sym2 }
|
|
|
|
extern struct apic *__apicdrivers[], *__apicdrivers_end[];
|
|
|
|
/*
|
|
* APIC functionality to boot other CPUs - only used on SMP:
|
|
*/
|
|
#ifdef CONFIG_SMP
|
|
extern int lapic_can_unplug_cpu(void);
|
|
#endif
|
|
|
|
#ifdef CONFIG_X86_LOCAL_APIC
|
|
extern struct apic_override __x86_apic_override;
|
|
|
|
void __init apic_setup_apic_calls(void);
|
|
void __init apic_install_driver(struct apic *driver);
|
|
|
|
#define apic_update_callback(_callback, _fn) { \
|
|
__x86_apic_override._callback = _fn; \
|
|
apic->_callback = _fn; \
|
|
static_call_update(apic_call_##_callback, _fn); \
|
|
pr_info("APIC: %s() replaced with %ps()\n", #_callback, _fn); \
|
|
}
|
|
|
|
#define DECLARE_APIC_CALL(__cb) \
|
|
DECLARE_STATIC_CALL(apic_call_##__cb, *apic->__cb)
|
|
|
|
DECLARE_APIC_CALL(eoi);
|
|
DECLARE_APIC_CALL(native_eoi);
|
|
DECLARE_APIC_CALL(icr_read);
|
|
DECLARE_APIC_CALL(icr_write);
|
|
DECLARE_APIC_CALL(read);
|
|
DECLARE_APIC_CALL(send_IPI);
|
|
DECLARE_APIC_CALL(send_IPI_mask);
|
|
DECLARE_APIC_CALL(send_IPI_mask_allbutself);
|
|
DECLARE_APIC_CALL(send_IPI_allbutself);
|
|
DECLARE_APIC_CALL(send_IPI_all);
|
|
DECLARE_APIC_CALL(send_IPI_self);
|
|
DECLARE_APIC_CALL(wait_icr_idle);
|
|
DECLARE_APIC_CALL(wakeup_secondary_cpu);
|
|
DECLARE_APIC_CALL(wakeup_secondary_cpu_64);
|
|
DECLARE_APIC_CALL(write);
|
|
|
|
static __always_inline u32 apic_read(u32 reg)
|
|
{
|
|
return static_call(apic_call_read)(reg);
|
|
}
|
|
|
|
static __always_inline void apic_write(u32 reg, u32 val)
|
|
{
|
|
static_call(apic_call_write)(reg, val);
|
|
}
|
|
|
|
static __always_inline void apic_eoi(void)
|
|
{
|
|
static_call(apic_call_eoi)();
|
|
}
|
|
|
|
static __always_inline void apic_native_eoi(void)
|
|
{
|
|
static_call(apic_call_native_eoi)();
|
|
}
|
|
|
|
static __always_inline u64 apic_icr_read(void)
|
|
{
|
|
return static_call(apic_call_icr_read)();
|
|
}
|
|
|
|
static __always_inline void apic_icr_write(u32 low, u32 high)
|
|
{
|
|
static_call(apic_call_icr_write)(low, high);
|
|
}
|
|
|
|
static __always_inline void __apic_send_IPI(int cpu, int vector)
|
|
{
|
|
static_call(apic_call_send_IPI)(cpu, vector);
|
|
}
|
|
|
|
static __always_inline void __apic_send_IPI_mask(const struct cpumask *mask, int vector)
|
|
{
|
|
static_call_mod(apic_call_send_IPI_mask)(mask, vector);
|
|
}
|
|
|
|
static __always_inline void __apic_send_IPI_mask_allbutself(const struct cpumask *mask, int vector)
|
|
{
|
|
static_call(apic_call_send_IPI_mask_allbutself)(mask, vector);
|
|
}
|
|
|
|
static __always_inline void __apic_send_IPI_allbutself(int vector)
|
|
{
|
|
static_call(apic_call_send_IPI_allbutself)(vector);
|
|
}
|
|
|
|
static __always_inline void __apic_send_IPI_all(int vector)
|
|
{
|
|
static_call(apic_call_send_IPI_all)(vector);
|
|
}
|
|
|
|
static __always_inline void __apic_send_IPI_self(int vector)
|
|
{
|
|
static_call_mod(apic_call_send_IPI_self)(vector);
|
|
}
|
|
|
|
static __always_inline void apic_wait_icr_idle(void)
|
|
{
|
|
static_call_cond(apic_call_wait_icr_idle)();
|
|
}
|
|
|
|
static __always_inline u32 safe_apic_wait_icr_idle(void)
|
|
{
|
|
return apic->safe_wait_icr_idle ? apic->safe_wait_icr_idle() : 0;
|
|
}
|
|
|
|
static __always_inline bool apic_id_valid(u32 apic_id)
|
|
{
|
|
return apic_id <= apic->max_apic_id;
|
|
}
|
|
|
|
#else /* CONFIG_X86_LOCAL_APIC */
|
|
|
|
static inline u32 apic_read(u32 reg) { return 0; }
|
|
static inline void apic_write(u32 reg, u32 val) { }
|
|
static inline void apic_eoi(void) { }
|
|
static inline u64 apic_icr_read(void) { return 0; }
|
|
static inline void apic_icr_write(u32 low, u32 high) { }
|
|
static inline void apic_wait_icr_idle(void) { }
|
|
static inline u32 safe_apic_wait_icr_idle(void) { return 0; }
|
|
static inline void apic_set_eoi_cb(void (*eoi)(void)) {}
|
|
static inline void apic_native_eoi(void) { WARN_ON_ONCE(1); }
|
|
static inline void apic_setup_apic_calls(void) { }
|
|
|
|
#define apic_update_callback(_callback, _fn) do { } while (0)
|
|
|
|
#endif /* CONFIG_X86_LOCAL_APIC */
|
|
|
|
extern void apic_ack_irq(struct irq_data *data);
|
|
|
|
static inline bool lapic_vector_set_in_irr(unsigned int vector)
|
|
{
|
|
u32 irr = apic_read(APIC_IRR + (vector / 32 * 0x10));
|
|
|
|
return !!(irr & (1U << (vector % 32)));
|
|
}
|
|
|
|
/*
|
|
* Warm reset vector position:
|
|
*/
|
|
#define TRAMPOLINE_PHYS_LOW 0x467
|
|
#define TRAMPOLINE_PHYS_HIGH 0x469
|
|
|
|
extern void generic_bigsmp_probe(void);
|
|
|
|
#ifdef CONFIG_X86_LOCAL_APIC
|
|
|
|
#include <asm/smp.h>
|
|
|
|
extern struct apic apic_noop;
|
|
|
|
static inline u32 read_apic_id(void)
|
|
{
|
|
u32 reg = apic_read(APIC_ID);
|
|
|
|
return apic->get_apic_id(reg);
|
|
}
|
|
|
|
#ifdef CONFIG_X86_64
|
|
typedef int (*wakeup_cpu_handler)(int apicid, unsigned long start_eip);
|
|
extern int default_acpi_madt_oem_check(char *, char *);
|
|
extern void x86_64_probe_apic(void);
|
|
#else
|
|
static inline int default_acpi_madt_oem_check(char *a, char *b) { return 0; }
|
|
static inline void x86_64_probe_apic(void) { }
|
|
#endif
|
|
|
|
extern int default_apic_id_valid(u32 apicid);
|
|
|
|
extern u32 apic_default_calc_apicid(unsigned int cpu);
|
|
extern u32 apic_flat_calc_apicid(unsigned int cpu);
|
|
|
|
extern void default_ioapic_phys_id_map(physid_mask_t *phys_map, physid_mask_t *retmap);
|
|
extern u32 default_cpu_present_to_apicid(int mps_cpu);
|
|
|
|
void apic_send_nmi_to_offline_cpu(unsigned int cpu);
|
|
|
|
#else /* CONFIG_X86_LOCAL_APIC */
|
|
|
|
static inline u32 read_apic_id(void) { return 0; }
|
|
|
|
#endif /* !CONFIG_X86_LOCAL_APIC */
|
|
|
|
#ifdef CONFIG_SMP
|
|
void apic_smt_update(void);
|
|
#else
|
|
static inline void apic_smt_update(void) { }
|
|
#endif
|
|
|
|
struct msi_msg;
|
|
struct irq_cfg;
|
|
|
|
extern void __irq_msi_compose_msg(struct irq_cfg *cfg, struct msi_msg *msg,
|
|
bool dmar);
|
|
|
|
extern void ioapic_zap_locks(void);
|
|
|
|
#endif /* _ASM_X86_APIC_H */
|